Genealplus Website requires enable JavaScript!


How to enable JavaScript? Look here

凌通科技股份有限公司

網站及個人資料使用同意條款


歡迎使用Generalplus網站 (以下簡稱“本網站”)。在您註冊前,請詳細閱讀以下內容,若您同意遵守以下條款以及我們的隱私政策,請勾選『我已瞭解上述條款』並繼續註冊。如果您不同意這些條款的任何部分,請立即停止使用本網站。
本網站的使用須遵守以下使用條款:
  • 本網站的內容僅供參考及一般使用。
  • 本網站將基於資料處理及資訊供應服務的目的(以下簡稱“目的”),收集、處理和使用註冊者的個人資訊,包括但不限於註冊者的姓名、國籍、生日、身份證號碼、電話號碼、電子郵件地址、職業、職稱。註冊者有權查詢、閱覽、要求提供複製本、補充或更改個人資訊,並有權於本條款目的消失後,通知本網站停止收集、處理、利用或刪除個人資訊
  • 本網站可能會使用cookies來儲存瀏覽偏好,若註冊者允許使用cookie,本網站會儲存部份個人瀏覽偏好供本網站或中介第三方使用。
  • 本網站對其所提供的資訊之準確性、及時性、完整性或適用性均不提供任何保證及擔保,敬請知悉本網站所提供的內容有可能包含了不準確或錯誤。於法律規範內,本網站排除不準確或錯誤的責任。
  • 註冊者對於使用本網站上任何資訊的結果,完全由註冊者自行承擔,本網站不承擔任何責任。註冊者有責任確保經由本網站取得的任何產品、服務或資訊是否滿足特定需求。
  • 本網站所有資訊:包含設計、佈局、外觀、圖形、檔案…等,皆需被授權。除版權聲明所述的情形外,禁止複製、再製及未被授權之傳播,版權聲明亦被視為本條款的一部份。
  • 註冊者操作本網站而產生的所有相關版權資訊,其版權歸屬仍屬本網站,並不代表版權移轉。
  • 若使用本網站未經授權資訊(包含設計、佈局、外觀、圖形、檔案…等),若發生侵權傷害,本網站可提出告訴,並發出法律訴訟,包括民事損失索賠或刑事訴訟。
  • 本網站內可能含有其他網站的連接,此類連接是為了提供進一步的資訊。本網站不保證此類網站是否具危害性,及對於連接的網站不具擔保責任。
  • 本網站可不經個別通知修改本條款的內容,任何修訂後的結果,直接公佈於本網站上。若註冊者不同意任何修改,請停止使用本網站,並行使應有權利:要求本網站停止收集、處理或使用個人資料。若未提出異議時,則視同註冊者已同意條款之修正,並已知悉。
  • 對本網站的使用以及因使用本網站而引起的任何爭議,均受台灣法律的約束。


版權聲明
本網站及其內容和圖片均為Generalplus Technology Inc.版權所有 - cGeneralplus Technology Inc. 2016.保留所有權利。

除了以下情形外,禁止以任何形式重新分發或複製部份或全部的內容:
  • 在個人和非商業用途情形下,可以列印或下載
  • 在認知網站來源的情形下,可以將內容複製到個人第三方以供個人使用

除非獲得本網站的明確書面同意,否則註冊者不得散佈或商業利用該內容,也不得將其傳輸或儲存至其他網站或其他形式的電子檔案系統。







* : 必填
*所屬區域
*Email 電子信箱
*密碼
*確認密碼
*名字
*姓氏
電話
職業
公司名稱
專案資訊
專案中主要使用的IC
500字以內
*檢核碼



舊密碼

新密碼

確認密碼

產品資訊 - GPL98100UA



GPL98100UA


Shipment formCPUInternal RAMNAND & ECCSDCUSB 2.0/1.1 Host/DeviceLCDGraphic EngineSound EngineCamera InputISP(CDSP)UART/IrDASPII2CI2SDACADCAESRTCPWM I/OMaximum GPIO numberMultimedia CodecMP3
LQFP128ARM26EJ-S 513MHzmax 238KB12bit ECCx 2•/• 1/1TFT/CSTN/STNPPU16ChCCIR656/CCIR601-x 3x 2x 36XI/6XO16bit x 2MIC/Line-in128bits• (indep. power)X872MJPEG



General Description

GPL98100UA, a highly integrated SoC (System-On a Chip) by Generalplus, is a good solution for multi-media applications.  It is developed with a high performance and power efficient ARM’s ARM926EJ-S core operating at up to CPU/system 513/171MHz with significant enhancements in image processing, and power savings.  Other features include Chroma key engine, JPEG CODEC engine, TFT-LCD interface, Display adjustment engine, CMOS sensor interface, scaling engine, Picture Process Unit (PPU), 16-channel Sound Process Unit (SPU), audio compressor, USB 2.0 OHCI/EHCI, USB 2.0 HS device, etc. The GPL98100UA processor is designed to run programs directly on the SPI Flash via the SPI Flash controller, without external SDRAM, and the fastest SPI Flash clock can reach 85.5MHz (the system clock frequency is divided by 2).  For more information about its features, please refer to the following section.


Features

  • ARM926EJ-S CPU with both 16K-byte I/D-cache, embedded JTAG ICE, and working frequency up to 513MHz
  • Memories
    • Internal SRAM memory
  • In addition to the 64KB dedicated memory, internal memory can be shared from unused hardware memories. The shared memories can be set to consecutive addresses for ease of use. When all shareable memories are shared, the total internal memory size is 238KB for local data buffer and frame buffer.
  • The powerful hardware performance should be used carefully with limited internal memory. Users need to consider the usage situation and calculate whether the internal memory is sufficient.
    • External SPI Flash memory via the SPI Flash controller
  • The fastest clock output of the SPI Flash controller is 85.5MHz (System clock frequency divided by 2. The maximum operating frequency of SPI Flash highly depends on PCB load.)
  • The SPI FLASH controller that allows CPU and other hardware IP to be linearly mapped and executed on external SPI Flash memory. In addition to 1-bit mode, 2-bit mode and 4-bit mode are also supported.
  • Both graphics data(such as PPU Sprites/TEXTs data) and audio data(such as SPU tone/envelope data ) can be placed on the SPI Flash, and the hardware(PPU,SPU and so on) can access directly, just like the data is placed on the internal SRAM memory
    • External NAND Flash memory
  • NAND FLASH controller with ECC and 4/8/12-bit BCH
  • Due to the limited internal memory size, the use of NAND Flash should be carefully evaluated for feasibility.
  • Chroma key engine with robust mechanism and low bandwidth requirement
  • Picture Process Unit. (PPU)
    • 4 Text layers + 1024 internal Sprites + 4096 extended Sprites
    • QVGA/VGA output
    • Line-based operation
    • 320x240 LCD Resolution output
    • Texture mapping with anti-aliasing and bilinear interpolation
    • High precision sprite rotate effect supports up to 256-step (each step 360 degree/256).
    • High precision sprite zoom effect supports up to 256-step adjustment
    • Supports both alpha blending and additive blending
  • Sound Process Unit (SPU)
    • 16 hardware PCM/ADPCM channels
    • Dynamic volume compressor
    • MP3 decoder
  • Audio compressor engine which enhances audio quality
  • JPEG CODEC
    • ISO/IEC 10918-1 baseline JPEG
    • High-speed decoding and encoding with resolution up to VGA
    • Due to the limited internal memory size, the use of JPEG CODEC should be carefully evaluated for feasibility.
  • CMOS sensor interface and CCIR601/CCIR656 CSI standard supported.
    • Due to the limited internal memory size, the use of CMOS sensor should be carefully evaluated for feasibility.
  • Eight-channel DMA controller with AES function
  • Mono and 16 gray levels STN-LCD controller
  • Y only rotating engine supports rotate at any angle
  • Two TFT-LCD controllers
    • UPS051 (serial RGB)
    • UPS052 (serial RGB dummy)
    • Parallel RGB (6-6-6, 7-7-7, 8-8-8)
    • I80 (8-bit/16-bit/18-bit system bus) I/F type
    • CCIR601/CCIR656
    • Timing Controller for TFT-LCD drivers
    • Scaling engine inside with programmable up-scaling and down-scaling factor
    • Gamma Table Adjustment(TFT1 Only)
  • Two sets of PSCAL supporting transform and zoom-in/out image data to the format supported by JPEG/ PPU
  • One Y-only PSCAL
  • Image Processing Unit
    • 640-pixel width
    • Address-remap supporting direct addressing and Coordinates addressing
    • Color-remap-only supporting ARGB155 and RGB565
    • Sixteen OP modes supported
    • Support Alpha transform
  • Universal Serial Bus (USB) 2.0 high/full speed compliance device and USB OHCI/EHCE host controller with built-in transceiver.
  • Watchdog timer
  • Real-time clock
  • Eight 32-bit timers/counters with PWM output capability
  • Eight-channel quadrature decoder
  • Two sets of SD 2.0/MMC interface
  • Two sets of SPI controller(master/slave)
    • Programmable master SCK clock frequency up to system clock divided by 2(85.5MHz, actual operating frequency depends on PCB loading and external SPI device.)
    • Support 1-bit/2-bit/4-bit IO mode
    • The SPI controller is used for general external peripheral control, and the CPU cannot directly execute the program through the SPI controller
  • Three sets of UART (asynchronous serial I/O) or IrDA interface with baud rate up to 1.8432Mbps and 115.2Kbps; smart card interface (ISO7816) supported
  • Three sets of I2C controller
  • Four sets of I2S input with 24-bit resolution and up to 192KHz sample rate
  • Four sets of I2S output with 24-bit resolution and up to 192KHz sample rate
  • PDM to PCM converter which supports MEMS microphones with PDM interface
  • One set hardware SAD (Sum of Absolute Difference) engine
  • 90 general programmable I/O ports (GPIO) with pull-high/low control
  • Power management
  • 2V DC2DC Feedback reference voltage out for core logic
  • 3V to 2.8V~1.8V regulator for sensor’s power
  • Dedicated 3.3V to 3.0V LDO for audio ADC
  • Dedicated 3.3V to 3.0V LDO for PLLs
  • Low voltage reset
  • RTC with independent power supply
  • Power-down mode with low standby current, typically less than 10uA
  • Programmable spread spectrum system PLL, frequency from 144MHz to 1026MH, for CPU, and with a divider, the frequency can also be provided to the system clock. If the spread spectrum function is enabled, it will be spreading down from the setting frequency by 5,000ppm. That is, the frequency of spread spectrum will be less than or equal to the setting frequency.  The spread spectrum function is disabled by default. 
  • Programmable external PLL frequency from 72MHz to 594MHz.
  • 16-bit stereo DAC (2-channel) for audio playback
  • 16-bit ADC with MIC for audio recording
  • 12-bit SAR ADC with 8 line-in channels and 800Ksps
  • MIC with digital AGC (auto gain control)
  • LQFP128 package

 

Data Sheet

GPL98100UAV12_ds.pdf   複製連結
請輸入答案後下載檔案